mirror of
https://github.com/torvalds/linux.git
synced 2024-11-22 04:38:03 +00:00
de49ea38ba
Introduce the mechanism to lock/unlock the device 'deep sleep' mode. When the PCIe link state is L1.2 or L2, the host side still can keep the device is in D0 state from the host side point of view. At the same time, if the device's 'deep sleep' mode is unlocked, the device will go to 'deep sleep' while it is still in D0 state on the host side. Signed-off-by: Haijun Liu <haijun.liu@mediatek.com> Signed-off-by: Chandrashekar Devegowda <chandrashekar.devegowda@intel.com> Co-developed-by: Ricardo Martinez <ricardo.martinez@linux.intel.com> Signed-off-by: Ricardo Martinez <ricardo.martinez@linux.intel.com> Reviewed-by: Ilpo Järvinen <ilpo.jarvinen@linux.intel.com> Signed-off-by: David S. Miller <davem@davemloft.net>
123 lines
3.4 KiB
C
123 lines
3.4 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (c) 2021, MediaTek Inc.
|
|
* Copyright (c) 2021-2022, Intel Corporation.
|
|
*
|
|
* Authors:
|
|
* Haijun Liu <haijun.liu@mediatek.com>
|
|
* Sreehari Kancharla <sreehari.kancharla@intel.com>
|
|
*
|
|
* Contributors:
|
|
* Amir Hanania <amir.hanania@intel.com>
|
|
* Ricardo Martinez <ricardo.martinez@linux.intel.com>
|
|
*/
|
|
|
|
#include <linux/bits.h>
|
|
#include <linux/completion.h>
|
|
#include <linux/dev_printk.h>
|
|
#include <linux/io.h>
|
|
#include <linux/irqreturn.h>
|
|
|
|
#include "t7xx_mhccif.h"
|
|
#include "t7xx_modem_ops.h"
|
|
#include "t7xx_pci.h"
|
|
#include "t7xx_pcie_mac.h"
|
|
#include "t7xx_reg.h"
|
|
|
|
#define D2H_INT_SR_ACK (D2H_INT_SUSPEND_ACK | \
|
|
D2H_INT_RESUME_ACK | \
|
|
D2H_INT_SUSPEND_ACK_AP | \
|
|
D2H_INT_RESUME_ACK_AP)
|
|
|
|
static void t7xx_mhccif_clear_interrupts(struct t7xx_pci_dev *t7xx_dev, u32 mask)
|
|
{
|
|
void __iomem *mhccif_pbase = t7xx_dev->base_addr.mhccif_rc_base;
|
|
|
|
/* Clear level 2 interrupt */
|
|
iowrite32(mask, mhccif_pbase + REG_EP2RC_SW_INT_ACK);
|
|
/* Ensure write is complete */
|
|
t7xx_mhccif_read_sw_int_sts(t7xx_dev);
|
|
/* Clear level 1 interrupt */
|
|
t7xx_pcie_mac_clear_int_status(t7xx_dev, MHCCIF_INT);
|
|
}
|
|
|
|
static irqreturn_t t7xx_mhccif_isr_thread(int irq, void *data)
|
|
{
|
|
struct t7xx_pci_dev *t7xx_dev = data;
|
|
u32 int_status, val;
|
|
|
|
val = T7XX_L1_1_BIT(1) | T7XX_L1_2_BIT(1);
|
|
iowrite32(val, IREG_BASE(t7xx_dev) + DISABLE_ASPM_LOWPWR);
|
|
|
|
int_status = t7xx_mhccif_read_sw_int_sts(t7xx_dev);
|
|
if (int_status & D2H_SW_INT_MASK) {
|
|
int ret = t7xx_pci_mhccif_isr(t7xx_dev);
|
|
|
|
if (ret)
|
|
dev_err(&t7xx_dev->pdev->dev, "PCI MHCCIF ISR failure: %d", ret);
|
|
}
|
|
|
|
t7xx_mhccif_clear_interrupts(t7xx_dev, int_status);
|
|
|
|
if (int_status & D2H_INT_DS_LOCK_ACK)
|
|
complete_all(&t7xx_dev->sleep_lock_acquire);
|
|
|
|
if (int_status & D2H_INT_SR_ACK)
|
|
complete(&t7xx_dev->pm_sr_ack);
|
|
|
|
iowrite32(T7XX_L1_BIT(1), IREG_BASE(t7xx_dev) + ENABLE_ASPM_LOWPWR);
|
|
|
|
int_status = t7xx_mhccif_read_sw_int_sts(t7xx_dev);
|
|
if (!int_status) {
|
|
val = T7XX_L1_1_BIT(1) | T7XX_L1_2_BIT(1);
|
|
iowrite32(val, IREG_BASE(t7xx_dev) + ENABLE_ASPM_LOWPWR);
|
|
}
|
|
|
|
t7xx_pcie_mac_set_int(t7xx_dev, MHCCIF_INT);
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
u32 t7xx_mhccif_read_sw_int_sts(struct t7xx_pci_dev *t7xx_dev)
|
|
{
|
|
return ioread32(t7xx_dev->base_addr.mhccif_rc_base + REG_EP2RC_SW_INT_STS);
|
|
}
|
|
|
|
void t7xx_mhccif_mask_set(struct t7xx_pci_dev *t7xx_dev, u32 val)
|
|
{
|
|
iowrite32(val, t7xx_dev->base_addr.mhccif_rc_base + REG_EP2RC_SW_INT_EAP_MASK_SET);
|
|
}
|
|
|
|
void t7xx_mhccif_mask_clr(struct t7xx_pci_dev *t7xx_dev, u32 val)
|
|
{
|
|
iowrite32(val, t7xx_dev->base_addr.mhccif_rc_base + REG_EP2RC_SW_INT_EAP_MASK_CLR);
|
|
}
|
|
|
|
u32 t7xx_mhccif_mask_get(struct t7xx_pci_dev *t7xx_dev)
|
|
{
|
|
return ioread32(t7xx_dev->base_addr.mhccif_rc_base + REG_EP2RC_SW_INT_EAP_MASK);
|
|
}
|
|
|
|
static irqreturn_t t7xx_mhccif_isr_handler(int irq, void *data)
|
|
{
|
|
return IRQ_WAKE_THREAD;
|
|
}
|
|
|
|
void t7xx_mhccif_init(struct t7xx_pci_dev *t7xx_dev)
|
|
{
|
|
t7xx_dev->base_addr.mhccif_rc_base = t7xx_dev->base_addr.pcie_ext_reg_base +
|
|
MHCCIF_RC_DEV_BASE -
|
|
t7xx_dev->base_addr.pcie_dev_reg_trsl_addr;
|
|
|
|
t7xx_dev->intr_handler[MHCCIF_INT] = t7xx_mhccif_isr_handler;
|
|
t7xx_dev->intr_thread[MHCCIF_INT] = t7xx_mhccif_isr_thread;
|
|
t7xx_dev->callback_param[MHCCIF_INT] = t7xx_dev;
|
|
}
|
|
|
|
void t7xx_mhccif_h2d_swint_trigger(struct t7xx_pci_dev *t7xx_dev, u32 channel)
|
|
{
|
|
void __iomem *mhccif_pbase = t7xx_dev->base_addr.mhccif_rc_base;
|
|
|
|
iowrite32(BIT(channel), mhccif_pbase + REG_RC2EP_SW_BSY);
|
|
iowrite32(channel, mhccif_pbase + REG_RC2EP_SW_TCHNUM);
|
|
}
|