License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 14:07:57 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2011-05-08 17:47:58 +00:00
|
|
|
/*
|
|
|
|
* i8253 PIT clocksource
|
|
|
|
*/
|
2011-06-09 13:08:25 +00:00
|
|
|
#include <linux/clockchips.h>
|
2011-05-08 17:47:58 +00:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/timex.h>
|
2011-06-01 18:04:59 +00:00
|
|
|
#include <linux/module.h>
|
2011-06-01 18:04:57 +00:00
|
|
|
#include <linux/i8253.h>
|
2011-06-09 13:08:25 +00:00
|
|
|
#include <linux/smp.h>
|
2011-05-08 17:47:58 +00:00
|
|
|
|
2011-06-01 18:04:59 +00:00
|
|
|
/*
|
|
|
|
* Protects access to I/O ports
|
|
|
|
*
|
|
|
|
* 0040-0043 : timer0, i8253 / i8254
|
|
|
|
* 0061-0061 : NMI Control Register which contains two speaker control bits.
|
|
|
|
*/
|
|
|
|
DEFINE_RAW_SPINLOCK(i8253_lock);
|
|
|
|
EXPORT_SYMBOL(i8253_lock);
|
|
|
|
|
|
|
|
#ifdef CONFIG_CLKSRC_I8253
|
2011-05-08 17:47:58 +00:00
|
|
|
/*
|
|
|
|
* Since the PIT overflows every tick, its not very useful
|
|
|
|
* to just read by itself. So use jiffies to emulate a free
|
|
|
|
* running counter:
|
|
|
|
*/
|
2016-12-21 19:32:01 +00:00
|
|
|
static u64 i8253_read(struct clocksource *cs)
|
2011-05-08 17:47:58 +00:00
|
|
|
{
|
|
|
|
static int old_count;
|
|
|
|
static u32 old_jifs;
|
|
|
|
unsigned long flags;
|
|
|
|
int count;
|
|
|
|
u32 jifs;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&i8253_lock, flags);
|
|
|
|
/*
|
2012-02-29 00:50:11 +00:00
|
|
|
* Although our caller may have the read side of jiffies_lock,
|
2011-05-08 17:47:58 +00:00
|
|
|
* this is now a seqlock, and we are cheating in this routine
|
|
|
|
* by having side effects on state that we cannot undo if
|
|
|
|
* there is a collision on the seqlock and our caller has to
|
|
|
|
* retry. (Namely, old_jifs and old_count.) So we must treat
|
|
|
|
* jiffies as volatile despite the lock. We read jiffies
|
|
|
|
* before latching the timer count to guarantee that although
|
|
|
|
* the jiffies value might be older than the count (that is,
|
|
|
|
* the counter may underflow between the last point where
|
|
|
|
* jiffies was incremented and the point where we latch the
|
|
|
|
* count), it cannot be newer.
|
|
|
|
*/
|
|
|
|
jifs = jiffies;
|
2011-06-09 13:08:25 +00:00
|
|
|
outb_p(0x00, PIT_MODE); /* latch the count ASAP */
|
|
|
|
count = inb_p(PIT_CH0); /* read the latched count */
|
|
|
|
count |= inb_p(PIT_CH0) << 8;
|
2011-05-08 17:47:58 +00:00
|
|
|
|
|
|
|
/* VIA686a test code... reset the latch if count > max + 1 */
|
2011-11-01 21:25:25 +00:00
|
|
|
if (count > PIT_LATCH) {
|
2011-06-09 13:08:25 +00:00
|
|
|
outb_p(0x34, PIT_MODE);
|
|
|
|
outb_p(PIT_LATCH & 0xff, PIT_CH0);
|
|
|
|
outb_p(PIT_LATCH >> 8, PIT_CH0);
|
2011-05-08 17:47:58 +00:00
|
|
|
count = PIT_LATCH - 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It's possible for count to appear to go the wrong way for a
|
|
|
|
* couple of reasons:
|
|
|
|
*
|
|
|
|
* 1. The timer counter underflows, but we haven't handled the
|
|
|
|
* resulting interrupt and incremented jiffies yet.
|
|
|
|
* 2. Hardware problem with the timer, not giving us continuous time,
|
|
|
|
* the counter does small "jumps" upwards on some Pentium systems,
|
|
|
|
* (see c't 95/10 page 335 for Neptun bug.)
|
|
|
|
*
|
|
|
|
* Previous attempts to handle these cases intelligently were
|
|
|
|
* buggy, so we just do the simple thing now.
|
|
|
|
*/
|
|
|
|
if (count > old_count && jifs == old_jifs)
|
|
|
|
count = old_count;
|
|
|
|
|
|
|
|
old_count = count;
|
|
|
|
old_jifs = jifs;
|
|
|
|
|
|
|
|
raw_spin_unlock_irqrestore(&i8253_lock, flags);
|
|
|
|
|
|
|
|
count = (PIT_LATCH - 1) - count;
|
|
|
|
|
2016-12-21 19:32:01 +00:00
|
|
|
return (u64)(jifs * PIT_LATCH) + count;
|
2011-05-08 17:47:58 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct clocksource i8253_cs = {
|
|
|
|
.name = "pit",
|
|
|
|
.rating = 110,
|
|
|
|
.read = i8253_read,
|
|
|
|
.mask = CLOCKSOURCE_MASK(32),
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init clocksource_i8253_init(void)
|
|
|
|
{
|
|
|
|
return clocksource_register_hz(&i8253_cs, PIT_TICK_RATE);
|
|
|
|
}
|
2011-06-01 18:04:59 +00:00
|
|
|
#endif
|
2011-06-09 13:08:25 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_CLKEVT_I8253
|
2024-08-02 13:55:54 +00:00
|
|
|
void clockevent_i8253_disable(void)
|
2011-06-09 13:08:25 +00:00
|
|
|
{
|
|
|
|
raw_spin_lock(&i8253_lock);
|
|
|
|
|
clockevents/drivers/i8253: Fix stop sequence for timer 0
According to the data sheet, writing the MODE register should stop the
counter (and thus the interrupts). This appears to work on real hardware,
at least modern Intel and AMD systems. It should also work on Hyper-V.
However, on some buggy virtual machines the mode change doesn't have any
effect until the counter is subsequently loaded (or perhaps when the IRQ
next fires).
So, set MODE 0 and then load the counter, to ensure that those buggy VMs
do the right thing and the interrupts stop. And then write MODE 0 *again*
to stop the counter on compliant implementations too.
Apparently, Hyper-V keeps firing the IRQ *repeatedly* even in mode zero
when it should only happen once, but the second MODE write stops that too.
Userspace test program (mostly written by tglx):
=====
#include <stdio.h>
#include <unistd.h>
#include <stdlib.h>
#include <stdint.h>
#include <sys/io.h>
static __always_inline void __out##bwl(type value, uint16_t port) \
{ \
asm volatile("out" #bwl " %" #bw "0, %w1" \
: : "a"(value), "Nd"(port)); \
} \
\
static __always_inline type __in##bwl(uint16_t port) \
{ \
type value; \
asm volatile("in" #bwl " %w1, %" #bw "0" \
: "=a"(value) : "Nd"(port)); \
return value; \
}
BUILDIO(b, b, uint8_t)
#define inb __inb
#define outb __outb
#define PIT_MODE 0x43
#define PIT_CH0 0x40
#define PIT_CH2 0x42
static int is8254;
static void dump_pit(void)
{
if (is8254) {
// Latch and output counter and status
outb(0xC2, PIT_MODE);
printf("%02x %02x %02x\n", inb(PIT_CH0), inb(PIT_CH0), inb(PIT_CH0));
} else {
// Latch and output counter
outb(0x0, PIT_MODE);
printf("%02x %02x\n", inb(PIT_CH0), inb(PIT_CH0));
}
}
int main(int argc, char* argv[])
{
int nr_counts = 2;
if (argc > 1)
nr_counts = atoi(argv[1]);
if (argc > 2)
is8254 = 1;
if (ioperm(0x40, 4, 1) != 0)
return 1;
dump_pit();
printf("Set oneshot\n");
outb(0x38, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
printf("Set periodic\n");
outb(0x34, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set stop (%d counter writes)\n", nr_counts);
outb(0x30, PIT_MODE);
while (nr_counts--)
outb(0xFF, PIT_CH0);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set MODE 0\n");
outb(0x30, PIT_MODE);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
return 0;
}
=====
Suggested-by: Sean Christopherson <seanjc@google.com>
Co-developed-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: David Woodhouse <dwmw@amazon.co.uk>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Tested-by: Michael Kelley <mhkelley@outlook.com>
Link: https://lore.kernel.org/all/20240802135555.564941-2-dwmw2@infradead.org
2024-08-02 13:55:55 +00:00
|
|
|
/*
|
|
|
|
* Writing the MODE register should stop the counter, according to
|
|
|
|
* the datasheet. This appears to work on real hardware (well, on
|
|
|
|
* modern Intel and AMD boxes; I didn't dig the Pegasos out of the
|
|
|
|
* shed).
|
|
|
|
*
|
|
|
|
* However, some virtual implementations differ, and the MODE change
|
|
|
|
* doesn't have any effect until either the counter is written (KVM
|
|
|
|
* in-kernel PIT) or the next interrupt (QEMU). And in those cases,
|
|
|
|
* it may not stop the *count*, only the interrupts. Although in
|
|
|
|
* the virt case, that probably doesn't matter, as the value of the
|
|
|
|
* counter will only be calculated on demand if the guest reads it;
|
|
|
|
* it's the interrupts which cause steal time.
|
|
|
|
*
|
|
|
|
* Hyper-V apparently has a bug where even in mode 0, the IRQ keeps
|
|
|
|
* firing repeatedly if the counter is running. But it *does* do the
|
|
|
|
* right thing when the MODE register is written.
|
|
|
|
*
|
|
|
|
* So: write the MODE and then load the counter, which ensures that
|
|
|
|
* the IRQ is stopped on those buggy virt implementations. And then
|
|
|
|
* write the MODE again, which is the right way to stop it.
|
|
|
|
*/
|
2015-06-18 10:54:22 +00:00
|
|
|
outb_p(0x30, PIT_MODE);
|
clockevents/drivers/i8253: Fix stop sequence for timer 0
According to the data sheet, writing the MODE register should stop the
counter (and thus the interrupts). This appears to work on real hardware,
at least modern Intel and AMD systems. It should also work on Hyper-V.
However, on some buggy virtual machines the mode change doesn't have any
effect until the counter is subsequently loaded (or perhaps when the IRQ
next fires).
So, set MODE 0 and then load the counter, to ensure that those buggy VMs
do the right thing and the interrupts stop. And then write MODE 0 *again*
to stop the counter on compliant implementations too.
Apparently, Hyper-V keeps firing the IRQ *repeatedly* even in mode zero
when it should only happen once, but the second MODE write stops that too.
Userspace test program (mostly written by tglx):
=====
#include <stdio.h>
#include <unistd.h>
#include <stdlib.h>
#include <stdint.h>
#include <sys/io.h>
static __always_inline void __out##bwl(type value, uint16_t port) \
{ \
asm volatile("out" #bwl " %" #bw "0, %w1" \
: : "a"(value), "Nd"(port)); \
} \
\
static __always_inline type __in##bwl(uint16_t port) \
{ \
type value; \
asm volatile("in" #bwl " %w1, %" #bw "0" \
: "=a"(value) : "Nd"(port)); \
return value; \
}
BUILDIO(b, b, uint8_t)
#define inb __inb
#define outb __outb
#define PIT_MODE 0x43
#define PIT_CH0 0x40
#define PIT_CH2 0x42
static int is8254;
static void dump_pit(void)
{
if (is8254) {
// Latch and output counter and status
outb(0xC2, PIT_MODE);
printf("%02x %02x %02x\n", inb(PIT_CH0), inb(PIT_CH0), inb(PIT_CH0));
} else {
// Latch and output counter
outb(0x0, PIT_MODE);
printf("%02x %02x\n", inb(PIT_CH0), inb(PIT_CH0));
}
}
int main(int argc, char* argv[])
{
int nr_counts = 2;
if (argc > 1)
nr_counts = atoi(argv[1]);
if (argc > 2)
is8254 = 1;
if (ioperm(0x40, 4, 1) != 0)
return 1;
dump_pit();
printf("Set oneshot\n");
outb(0x38, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
printf("Set periodic\n");
outb(0x34, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set stop (%d counter writes)\n", nr_counts);
outb(0x30, PIT_MODE);
while (nr_counts--)
outb(0xFF, PIT_CH0);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set MODE 0\n");
outb(0x30, PIT_MODE);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
return 0;
}
=====
Suggested-by: Sean Christopherson <seanjc@google.com>
Co-developed-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: David Woodhouse <dwmw@amazon.co.uk>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Tested-by: Michael Kelley <mhkelley@outlook.com>
Link: https://lore.kernel.org/all/20240802135555.564941-2-dwmw2@infradead.org
2024-08-02 13:55:55 +00:00
|
|
|
outb_p(0, PIT_CH0);
|
|
|
|
outb_p(0, PIT_CH0);
|
2018-11-04 03:48:54 +00:00
|
|
|
|
clockevents/drivers/i8253: Fix stop sequence for timer 0
According to the data sheet, writing the MODE register should stop the
counter (and thus the interrupts). This appears to work on real hardware,
at least modern Intel and AMD systems. It should also work on Hyper-V.
However, on some buggy virtual machines the mode change doesn't have any
effect until the counter is subsequently loaded (or perhaps when the IRQ
next fires).
So, set MODE 0 and then load the counter, to ensure that those buggy VMs
do the right thing and the interrupts stop. And then write MODE 0 *again*
to stop the counter on compliant implementations too.
Apparently, Hyper-V keeps firing the IRQ *repeatedly* even in mode zero
when it should only happen once, but the second MODE write stops that too.
Userspace test program (mostly written by tglx):
=====
#include <stdio.h>
#include <unistd.h>
#include <stdlib.h>
#include <stdint.h>
#include <sys/io.h>
static __always_inline void __out##bwl(type value, uint16_t port) \
{ \
asm volatile("out" #bwl " %" #bw "0, %w1" \
: : "a"(value), "Nd"(port)); \
} \
\
static __always_inline type __in##bwl(uint16_t port) \
{ \
type value; \
asm volatile("in" #bwl " %w1, %" #bw "0" \
: "=a"(value) : "Nd"(port)); \
return value; \
}
BUILDIO(b, b, uint8_t)
#define inb __inb
#define outb __outb
#define PIT_MODE 0x43
#define PIT_CH0 0x40
#define PIT_CH2 0x42
static int is8254;
static void dump_pit(void)
{
if (is8254) {
// Latch and output counter and status
outb(0xC2, PIT_MODE);
printf("%02x %02x %02x\n", inb(PIT_CH0), inb(PIT_CH0), inb(PIT_CH0));
} else {
// Latch and output counter
outb(0x0, PIT_MODE);
printf("%02x %02x\n", inb(PIT_CH0), inb(PIT_CH0));
}
}
int main(int argc, char* argv[])
{
int nr_counts = 2;
if (argc > 1)
nr_counts = atoi(argv[1]);
if (argc > 2)
is8254 = 1;
if (ioperm(0x40, 4, 1) != 0)
return 1;
dump_pit();
printf("Set oneshot\n");
outb(0x38, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
printf("Set periodic\n");
outb(0x34, PIT_MODE);
outb(0x00, PIT_CH0);
outb(0x0F, PIT_CH0);
dump_pit();
usleep(1000);
dump_pit();
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set stop (%d counter writes)\n", nr_counts);
outb(0x30, PIT_MODE);
while (nr_counts--)
outb(0xFF, PIT_CH0);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
printf("Set MODE 0\n");
outb(0x30, PIT_MODE);
dump_pit();
usleep(100000);
dump_pit();
usleep(100000);
dump_pit();
return 0;
}
=====
Suggested-by: Sean Christopherson <seanjc@google.com>
Co-developed-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: Li RongQing <lirongqing@baidu.com>
Signed-off-by: David Woodhouse <dwmw@amazon.co.uk>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Tested-by: Michael Kelley <mhkelley@outlook.com>
Link: https://lore.kernel.org/all/20240802135555.564941-2-dwmw2@infradead.org
2024-08-02 13:55:55 +00:00
|
|
|
outb_p(0x30, PIT_MODE);
|
2015-06-18 10:54:22 +00:00
|
|
|
|
|
|
|
raw_spin_unlock(&i8253_lock);
|
2024-08-02 13:55:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int pit_shutdown(struct clock_event_device *evt)
|
|
|
|
{
|
|
|
|
if (!clockevent_state_oneshot(evt) && !clockevent_state_periodic(evt))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
clockevent_i8253_disable();
|
2015-06-18 10:54:22 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pit_set_oneshot(struct clock_event_device *evt)
|
|
|
|
{
|
|
|
|
raw_spin_lock(&i8253_lock);
|
|
|
|
outb_p(0x38, PIT_MODE);
|
|
|
|
raw_spin_unlock(&i8253_lock);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pit_set_periodic(struct clock_event_device *evt)
|
|
|
|
{
|
|
|
|
raw_spin_lock(&i8253_lock);
|
|
|
|
|
|
|
|
/* binary, mode 2, LSB/MSB, ch 0 */
|
|
|
|
outb_p(0x34, PIT_MODE);
|
|
|
|
outb_p(PIT_LATCH & 0xff, PIT_CH0); /* LSB */
|
|
|
|
outb_p(PIT_LATCH >> 8, PIT_CH0); /* MSB */
|
|
|
|
|
2011-06-09 13:08:25 +00:00
|
|
|
raw_spin_unlock(&i8253_lock);
|
2015-06-18 10:54:22 +00:00
|
|
|
return 0;
|
2011-06-09 13:08:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Program the next event in oneshot mode
|
|
|
|
*
|
|
|
|
* Delta is given in PIT ticks
|
|
|
|
*/
|
|
|
|
static int pit_next_event(unsigned long delta, struct clock_event_device *evt)
|
|
|
|
{
|
|
|
|
raw_spin_lock(&i8253_lock);
|
|
|
|
outb_p(delta & 0xff , PIT_CH0); /* LSB */
|
|
|
|
outb_p(delta >> 8 , PIT_CH0); /* MSB */
|
|
|
|
raw_spin_unlock(&i8253_lock);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On UP the PIT can serve all of the possible timer functions. On SMP systems
|
|
|
|
* it can be solely used for the global tick.
|
|
|
|
*/
|
|
|
|
struct clock_event_device i8253_clockevent = {
|
2015-06-18 10:54:22 +00:00
|
|
|
.name = "pit",
|
|
|
|
.features = CLOCK_EVT_FEAT_PERIODIC,
|
|
|
|
.set_state_shutdown = pit_shutdown,
|
|
|
|
.set_state_periodic = pit_set_periodic,
|
|
|
|
.set_next_event = pit_next_event,
|
2011-06-09 13:08:25 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize the conversion factor and the min/max deltas of the clock event
|
|
|
|
* structure and register the clock event source with the framework.
|
|
|
|
*/
|
|
|
|
void __init clockevent_i8253_init(bool oneshot)
|
|
|
|
{
|
2015-06-18 10:54:22 +00:00
|
|
|
if (oneshot) {
|
2011-06-09 13:08:25 +00:00
|
|
|
i8253_clockevent.features |= CLOCK_EVT_FEAT_ONESHOT;
|
2015-06-18 10:54:22 +00:00
|
|
|
i8253_clockevent.set_state_oneshot = pit_set_oneshot;
|
|
|
|
}
|
2011-06-09 13:08:25 +00:00
|
|
|
/*
|
|
|
|
* Start pit with the boot cpu mask. x86 might make it global
|
|
|
|
* when it is used as broadcast device later.
|
|
|
|
*/
|
|
|
|
i8253_clockevent.cpumask = cpumask_of(smp_processor_id());
|
|
|
|
|
|
|
|
clockevents_config_and_register(&i8253_clockevent, PIT_TICK_RATE,
|
|
|
|
0xF, 0x7FFF);
|
|
|
|
}
|
|
|
|
#endif
|