2023-01-17 14:57:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/amba/bus.h>
|
2023-09-28 06:29:41 +00:00
|
|
|
#include <linux/bitfield.h>
|
2023-01-17 14:57:01 +00:00
|
|
|
#include <linux/bitmap.h>
|
|
|
|
#include <linux/coresight.h>
|
|
|
|
#include <linux/coresight-pmu.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/fs.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
|
|
|
|
#include "coresight-priv.h"
|
|
|
|
#include "coresight-tpdm.h"
|
|
|
|
|
|
|
|
DEFINE_CORESIGHT_DEVLIST(tpdm_devs, "tpdm");
|
|
|
|
|
2023-09-28 06:29:42 +00:00
|
|
|
/* Read dataset array member with the index number */
|
|
|
|
static ssize_t tpdm_simple_dataset_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(attr, struct tpdm_dataset_attribute, attr);
|
|
|
|
|
|
|
|
switch (tpdm_attr->mem) {
|
|
|
|
case DSB_EDGE_CTRL:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_EDCR)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->edge_ctrl[tpdm_attr->idx]);
|
|
|
|
case DSB_EDGE_CTRL_MASK:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_EDCMR)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->edge_ctrl_mask[tpdm_attr->idx]);
|
2023-09-28 06:29:43 +00:00
|
|
|
case DSB_TRIG_PATT:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->trig_patt[tpdm_attr->idx]);
|
|
|
|
case DSB_TRIG_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->trig_patt_mask[tpdm_attr->idx]);
|
2023-09-28 06:29:44 +00:00
|
|
|
case DSB_PATT:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->patt_val[tpdm_attr->idx]);
|
|
|
|
case DSB_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx >= TPDM_DSB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->patt_mask[tpdm_attr->idx]);
|
2023-09-28 06:29:46 +00:00
|
|
|
case DSB_MSR:
|
|
|
|
if (tpdm_attr->idx >= drvdata->dsb_msr_num)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->dsb->msr[tpdm_attr->idx]);
|
2024-02-04 05:30:38 +00:00
|
|
|
case CMB_TRIG_PATT:
|
|
|
|
if (tpdm_attr->idx >= TPDM_CMB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->cmb->trig_patt[tpdm_attr->idx]);
|
|
|
|
case CMB_TRIG_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx >= TPDM_CMB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->cmb->trig_patt_mask[tpdm_attr->idx]);
|
|
|
|
case CMB_PATT:
|
|
|
|
if (tpdm_attr->idx >= TPDM_CMB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->cmb->patt_val[tpdm_attr->idx]);
|
|
|
|
case CMB_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx >= TPDM_CMB_MAX_PATT)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->cmb->patt_mask[tpdm_attr->idx]);
|
2024-02-04 05:30:41 +00:00
|
|
|
case CMB_MSR:
|
|
|
|
if (tpdm_attr->idx >= drvdata->cmb_msr_num)
|
|
|
|
return -EINVAL;
|
|
|
|
return sysfs_emit(buf, "0x%x\n",
|
|
|
|
drvdata->cmb->msr[tpdm_attr->idx]);
|
2023-09-28 06:29:42 +00:00
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:43 +00:00
|
|
|
/* Write dataset array member with the index number */
|
|
|
|
static ssize_t tpdm_simple_dataset_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
unsigned long val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ssize_t ret = -EINVAL;
|
2023-09-28 06:29:43 +00:00
|
|
|
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(attr, struct tpdm_dataset_attribute, attr);
|
|
|
|
|
|
|
|
if (kstrtoul(buf, 0, &val))
|
2024-02-04 05:30:32 +00:00
|
|
|
return ret;
|
2023-09-28 06:29:43 +00:00
|
|
|
|
2024-02-04 05:30:32 +00:00
|
|
|
guard(spinlock)(&drvdata->spinlock);
|
2023-09-28 06:29:43 +00:00
|
|
|
switch (tpdm_attr->mem) {
|
|
|
|
case DSB_TRIG_PATT:
|
2024-02-04 05:30:32 +00:00
|
|
|
if (tpdm_attr->idx < TPDM_DSB_MAX_PATT) {
|
2023-09-28 06:29:43 +00:00
|
|
|
drvdata->dsb->trig_patt[tpdm_attr->idx] = val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ret = size;
|
|
|
|
}
|
2023-09-28 06:29:43 +00:00
|
|
|
break;
|
|
|
|
case DSB_TRIG_PATT_MASK:
|
2024-02-04 05:30:32 +00:00
|
|
|
if (tpdm_attr->idx < TPDM_DSB_MAX_PATT) {
|
2023-09-28 06:29:43 +00:00
|
|
|
drvdata->dsb->trig_patt_mask[tpdm_attr->idx] = val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ret = size;
|
|
|
|
}
|
2023-09-28 06:29:43 +00:00
|
|
|
break;
|
2023-09-28 06:29:44 +00:00
|
|
|
case DSB_PATT:
|
2024-02-04 05:30:32 +00:00
|
|
|
if (tpdm_attr->idx < TPDM_DSB_MAX_PATT) {
|
2023-09-28 06:29:44 +00:00
|
|
|
drvdata->dsb->patt_val[tpdm_attr->idx] = val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ret = size;
|
|
|
|
}
|
2023-09-28 06:29:44 +00:00
|
|
|
break;
|
|
|
|
case DSB_PATT_MASK:
|
2024-02-04 05:30:32 +00:00
|
|
|
if (tpdm_attr->idx < TPDM_DSB_MAX_PATT) {
|
2023-09-28 06:29:44 +00:00
|
|
|
drvdata->dsb->patt_mask[tpdm_attr->idx] = val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ret = size;
|
|
|
|
}
|
2023-09-28 06:29:44 +00:00
|
|
|
break;
|
2023-09-28 06:29:46 +00:00
|
|
|
case DSB_MSR:
|
2024-02-04 05:30:32 +00:00
|
|
|
if (tpdm_attr->idx < drvdata->dsb_msr_num) {
|
2023-09-28 06:29:46 +00:00
|
|
|
drvdata->dsb->msr[tpdm_attr->idx] = val;
|
2024-02-04 05:30:32 +00:00
|
|
|
ret = size;
|
|
|
|
}
|
2023-09-28 06:29:46 +00:00
|
|
|
break;
|
2024-02-04 05:30:38 +00:00
|
|
|
case CMB_TRIG_PATT:
|
|
|
|
if (tpdm_attr->idx < TPDM_CMB_MAX_PATT) {
|
|
|
|
drvdata->cmb->trig_patt[tpdm_attr->idx] = val;
|
|
|
|
ret = size;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CMB_TRIG_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx < TPDM_CMB_MAX_PATT) {
|
|
|
|
drvdata->cmb->trig_patt_mask[tpdm_attr->idx] = val;
|
|
|
|
ret = size;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CMB_PATT:
|
|
|
|
if (tpdm_attr->idx < TPDM_CMB_MAX_PATT) {
|
|
|
|
drvdata->cmb->patt_val[tpdm_attr->idx] = val;
|
|
|
|
ret = size;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CMB_PATT_MASK:
|
|
|
|
if (tpdm_attr->idx < TPDM_CMB_MAX_PATT) {
|
|
|
|
drvdata->cmb->patt_mask[tpdm_attr->idx] = val;
|
|
|
|
ret = size;
|
|
|
|
}
|
|
|
|
break;
|
2024-02-04 05:30:41 +00:00
|
|
|
case CMB_MSR:
|
|
|
|
if (tpdm_attr->idx < drvdata->cmb_msr_num) {
|
|
|
|
drvdata->cmb->msr[tpdm_attr->idx] = val;
|
|
|
|
ret = size;
|
|
|
|
}
|
|
|
|
break;
|
2023-09-28 06:29:43 +00:00
|
|
|
default:
|
2024-02-04 05:30:32 +00:00
|
|
|
break;
|
2023-09-28 06:29:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:40 +00:00
|
|
|
static umode_t tpdm_dsb_is_visible(struct kobject *kobj,
|
|
|
|
struct attribute *attr, int n)
|
|
|
|
{
|
|
|
|
struct device *dev = kobj_to_dev(kobj);
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
if (drvdata && tpdm_has_dsb_dataset(drvdata))
|
|
|
|
return attr->mode;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:37 +00:00
|
|
|
static umode_t tpdm_cmb_is_visible(struct kobject *kobj,
|
|
|
|
struct attribute *attr, int n)
|
|
|
|
{
|
|
|
|
struct device *dev = kobj_to_dev(kobj);
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
if (drvdata && tpdm_has_cmb_dataset(drvdata))
|
|
|
|
return attr->mode;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:46 +00:00
|
|
|
static umode_t tpdm_dsb_msr_is_visible(struct kobject *kobj,
|
|
|
|
struct attribute *attr, int n)
|
|
|
|
{
|
|
|
|
struct device *dev = kobj_to_dev(kobj);
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
struct device_attribute *dev_attr =
|
|
|
|
container_of(attr, struct device_attribute, attr);
|
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(dev_attr, struct tpdm_dataset_attribute, attr);
|
|
|
|
|
|
|
|
if (tpdm_attr->idx < drvdata->dsb_msr_num)
|
|
|
|
return attr->mode;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:41 +00:00
|
|
|
static umode_t tpdm_cmb_msr_is_visible(struct kobject *kobj,
|
|
|
|
struct attribute *attr, int n)
|
|
|
|
{
|
|
|
|
struct device *dev = kobj_to_dev(kobj);
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
struct device_attribute *dev_attr =
|
|
|
|
container_of(attr, struct device_attribute, attr);
|
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(dev_attr, struct tpdm_dataset_attribute, attr);
|
|
|
|
|
|
|
|
if (tpdm_attr->idx < drvdata->cmb_msr_num)
|
|
|
|
return attr->mode;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:38 +00:00
|
|
|
static void tpdm_reset_datasets(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
if (tpdm_has_dsb_dataset(drvdata)) {
|
|
|
|
memset(drvdata->dsb, 0, sizeof(struct dsb_dataset));
|
|
|
|
|
|
|
|
drvdata->dsb->trig_ts = true;
|
|
|
|
drvdata->dsb->trig_type = false;
|
|
|
|
}
|
2024-02-04 05:30:37 +00:00
|
|
|
|
|
|
|
if (drvdata->cmb)
|
|
|
|
memset(drvdata->cmb, 0, sizeof(struct cmb_dataset));
|
2023-09-28 06:29:38 +00:00
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:41 +00:00
|
|
|
static void set_dsb_mode(struct tpdm_drvdata *drvdata, u32 *val)
|
|
|
|
{
|
|
|
|
u32 mode;
|
|
|
|
|
|
|
|
/* Set the test accurate mode */
|
|
|
|
mode = TPDM_DSB_MODE_TEST(drvdata->dsb->mode);
|
|
|
|
*val &= ~TPDM_DSB_CR_TEST_MODE;
|
|
|
|
*val |= FIELD_PREP(TPDM_DSB_CR_TEST_MODE, mode);
|
|
|
|
|
|
|
|
/* Set the byte lane for high-performance mode */
|
|
|
|
mode = TPDM_DSB_MODE_HPBYTESEL(drvdata->dsb->mode);
|
|
|
|
*val &= ~TPDM_DSB_CR_HPSEL;
|
|
|
|
*val |= FIELD_PREP(TPDM_DSB_CR_HPSEL, mode);
|
|
|
|
|
|
|
|
/* Set the performance mode */
|
|
|
|
if (drvdata->dsb->mode & TPDM_DSB_MODE_PERF)
|
|
|
|
*val |= TPDM_DSB_CR_MODE;
|
|
|
|
else
|
|
|
|
*val &= ~TPDM_DSB_CR_MODE;
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:44 +00:00
|
|
|
static void set_dsb_tier(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl_relaxed(drvdata->base + TPDM_DSB_TIER);
|
|
|
|
|
|
|
|
/* Clear all relevant fields */
|
|
|
|
val &= ~(TPDM_DSB_TIER_PATT_TSENAB | TPDM_DSB_TIER_PATT_TYPE |
|
|
|
|
TPDM_DSB_TIER_XTRIG_TSENAB);
|
|
|
|
|
|
|
|
/* Set pattern timestamp type and enablement */
|
|
|
|
if (drvdata->dsb->patt_ts) {
|
|
|
|
val |= TPDM_DSB_TIER_PATT_TSENAB;
|
|
|
|
if (drvdata->dsb->patt_type)
|
|
|
|
val |= TPDM_DSB_TIER_PATT_TYPE;
|
|
|
|
else
|
|
|
|
val &= ~TPDM_DSB_TIER_PATT_TYPE;
|
|
|
|
} else {
|
|
|
|
val &= ~TPDM_DSB_TIER_PATT_TSENAB;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set trigger timestamp */
|
|
|
|
if (drvdata->dsb->trig_ts)
|
|
|
|
val |= TPDM_DSB_TIER_XTRIG_TSENAB;
|
|
|
|
else
|
|
|
|
val &= ~TPDM_DSB_TIER_XTRIG_TSENAB;
|
|
|
|
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_DSB_TIER);
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:46 +00:00
|
|
|
static void set_dsb_msr(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < drvdata->dsb_msr_num; i++)
|
|
|
|
writel_relaxed(drvdata->dsb->msr[i],
|
|
|
|
drvdata->base + TPDM_DSB_MSR(i));
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
static void tpdm_enable_dsb(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
2023-09-28 06:29:42 +00:00
|
|
|
u32 val, i;
|
|
|
|
|
2024-02-04 05:30:33 +00:00
|
|
|
if (!tpdm_has_dsb_dataset(drvdata))
|
|
|
|
return;
|
|
|
|
|
2023-09-28 06:29:42 +00:00
|
|
|
for (i = 0; i < TPDM_DSB_MAX_EDCR; i++)
|
|
|
|
writel_relaxed(drvdata->dsb->edge_ctrl[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_EDCR(i));
|
2023-09-28 06:29:42 +00:00
|
|
|
for (i = 0; i < TPDM_DSB_MAX_EDCMR; i++)
|
|
|
|
writel_relaxed(drvdata->dsb->edge_ctrl_mask[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_EDCMR(i));
|
2023-09-28 06:29:43 +00:00
|
|
|
for (i = 0; i < TPDM_DSB_MAX_PATT; i++) {
|
2023-09-28 06:29:44 +00:00
|
|
|
writel_relaxed(drvdata->dsb->patt_val[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_TPR(i));
|
2023-09-28 06:29:44 +00:00
|
|
|
writel_relaxed(drvdata->dsb->patt_mask[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_TPMR(i));
|
2023-09-28 06:29:43 +00:00
|
|
|
writel_relaxed(drvdata->dsb->trig_patt[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_XPR(i));
|
2023-09-28 06:29:43 +00:00
|
|
|
writel_relaxed(drvdata->dsb->trig_patt_mask[i],
|
2024-02-04 05:30:33 +00:00
|
|
|
drvdata->base + TPDM_DSB_XPMR(i));
|
2023-09-28 06:29:43 +00:00
|
|
|
}
|
2023-09-28 06:29:44 +00:00
|
|
|
|
|
|
|
set_dsb_tier(drvdata);
|
2023-09-28 06:29:46 +00:00
|
|
|
set_dsb_msr(drvdata);
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
val = readl_relaxed(drvdata->base + TPDM_DSB_CR);
|
2023-09-28 06:29:41 +00:00
|
|
|
/* Set the mode of DSB dataset */
|
|
|
|
set_dsb_mode(drvdata, &val);
|
2023-09-28 06:29:38 +00:00
|
|
|
/* Set trigger type */
|
|
|
|
if (drvdata->dsb->trig_type)
|
|
|
|
val |= TPDM_DSB_CR_TRIG_TYPE;
|
|
|
|
else
|
|
|
|
val &= ~TPDM_DSB_CR_TRIG_TYPE;
|
|
|
|
/* Set the enable bit of DSB control register to 1 */
|
2023-01-17 14:57:03 +00:00
|
|
|
val |= TPDM_DSB_CR_ENA;
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_DSB_CR);
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:39 +00:00
|
|
|
static void set_cmb_tier(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl_relaxed(drvdata->base + TPDM_CMB_TIER);
|
|
|
|
|
|
|
|
/* Clear all relevant fields */
|
|
|
|
val &= ~(TPDM_CMB_TIER_PATT_TSENAB | TPDM_CMB_TIER_TS_ALL |
|
|
|
|
TPDM_CMB_TIER_XTRIG_TSENAB);
|
|
|
|
|
|
|
|
/* Set pattern timestamp type and enablement */
|
|
|
|
if (drvdata->cmb->patt_ts)
|
|
|
|
val |= TPDM_CMB_TIER_PATT_TSENAB;
|
|
|
|
|
|
|
|
/* Set trigger timestamp */
|
|
|
|
if (drvdata->cmb->trig_ts)
|
|
|
|
val |= TPDM_CMB_TIER_XTRIG_TSENAB;
|
|
|
|
|
|
|
|
/* Set all timestamp enablement*/
|
|
|
|
if (drvdata->cmb->ts_all)
|
|
|
|
val |= TPDM_CMB_TIER_TS_ALL;
|
|
|
|
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_CMB_TIER);
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:41 +00:00
|
|
|
static void set_cmb_msr(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < drvdata->cmb_msr_num; i++)
|
|
|
|
writel_relaxed(drvdata->cmb->msr[i],
|
|
|
|
drvdata->base + TPDM_CMB_MSR(i));
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:35 +00:00
|
|
|
static void tpdm_enable_cmb(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
2024-02-04 05:30:38 +00:00
|
|
|
u32 val, i;
|
2024-02-04 05:30:35 +00:00
|
|
|
|
|
|
|
if (!tpdm_has_cmb_dataset(drvdata))
|
|
|
|
return;
|
|
|
|
|
2024-02-04 05:30:38 +00:00
|
|
|
/* Configure pattern registers */
|
|
|
|
for (i = 0; i < TPDM_CMB_MAX_PATT; i++) {
|
|
|
|
writel_relaxed(drvdata->cmb->patt_val[i],
|
|
|
|
drvdata->base + TPDM_CMB_TPR(i));
|
|
|
|
writel_relaxed(drvdata->cmb->patt_mask[i],
|
|
|
|
drvdata->base + TPDM_CMB_TPMR(i));
|
|
|
|
writel_relaxed(drvdata->cmb->trig_patt[i],
|
|
|
|
drvdata->base + TPDM_CMB_XPR(i));
|
|
|
|
writel_relaxed(drvdata->cmb->trig_patt_mask[i],
|
|
|
|
drvdata->base + TPDM_CMB_XPMR(i));
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:39 +00:00
|
|
|
set_cmb_tier(drvdata);
|
2024-02-04 05:30:41 +00:00
|
|
|
set_cmb_msr(drvdata);
|
2024-02-04 05:30:39 +00:00
|
|
|
|
2024-02-04 05:30:35 +00:00
|
|
|
val = readl_relaxed(drvdata->base + TPDM_CMB_CR);
|
2024-02-04 05:30:38 +00:00
|
|
|
/*
|
|
|
|
* Set to 0 for continuous CMB collection mode,
|
|
|
|
* 1 for trace-on-change CMB collection mode.
|
|
|
|
*/
|
|
|
|
if (drvdata->cmb->trace_mode)
|
|
|
|
val |= TPDM_CMB_CR_MODE;
|
|
|
|
else
|
|
|
|
val &= ~TPDM_CMB_CR_MODE;
|
2024-02-04 05:30:35 +00:00
|
|
|
/* Set the enable bit of CMB control register to 1 */
|
|
|
|
val |= TPDM_CMB_CR_ENA;
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_CMB_CR);
|
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:38 +00:00
|
|
|
/*
|
|
|
|
* TPDM enable operations
|
|
|
|
* The TPDM or Monitor serves as data collection component for various
|
|
|
|
* dataset types. It covers Basic Counts(BC), Tenure Counts(TC),
|
|
|
|
* Continuous Multi-Bit(CMB), Multi-lane CMB(MCMB) and Discrete Single
|
|
|
|
* Bit(DSB). This function will initialize the configuration according
|
|
|
|
* to the dataset type supported by the TPDM.
|
|
|
|
*/
|
2023-01-17 14:57:03 +00:00
|
|
|
static void __tpdm_enable(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
CS_UNLOCK(drvdata->base);
|
|
|
|
|
2024-02-04 05:30:33 +00:00
|
|
|
tpdm_enable_dsb(drvdata);
|
2024-02-04 05:30:35 +00:00
|
|
|
tpdm_enable_cmb(drvdata);
|
2023-01-17 14:57:03 +00:00
|
|
|
|
|
|
|
CS_LOCK(drvdata->base);
|
|
|
|
}
|
|
|
|
|
2023-04-25 14:35:29 +00:00
|
|
|
static int tpdm_enable(struct coresight_device *csdev, struct perf_event *event,
|
2024-07-22 10:11:56 +00:00
|
|
|
enum cs_mode mode,
|
|
|
|
__maybe_unused struct coresight_trace_id_map *id_map)
|
2023-01-17 14:57:01 +00:00
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
if (drvdata->enable) {
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
2024-08-12 04:30:43 +00:00
|
|
|
if (!coresight_take_mode(csdev, mode)) {
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
__tpdm_enable(drvdata);
|
2023-01-17 14:57:01 +00:00
|
|
|
drvdata->enable = true;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
dev_dbg(drvdata->dev, "TPDM tracing enabled\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
static void tpdm_disable_dsb(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2024-02-04 05:30:33 +00:00
|
|
|
if (!tpdm_has_dsb_dataset(drvdata))
|
|
|
|
return;
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
/* Set the enable bit of DSB control register to 0 */
|
|
|
|
val = readl_relaxed(drvdata->base + TPDM_DSB_CR);
|
|
|
|
val &= ~TPDM_DSB_CR_ENA;
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_DSB_CR);
|
|
|
|
}
|
|
|
|
|
2024-02-04 05:30:35 +00:00
|
|
|
static void tpdm_disable_cmb(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (!tpdm_has_cmb_dataset(drvdata))
|
|
|
|
return;
|
|
|
|
|
|
|
|
val = readl_relaxed(drvdata->base + TPDM_CMB_CR);
|
|
|
|
/* Set the enable bit of CMB control register to 0 */
|
|
|
|
val &= ~TPDM_CMB_CR_ENA;
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_CMB_CR);
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:01 +00:00
|
|
|
/* TPDM disable operations */
|
2023-01-17 14:57:03 +00:00
|
|
|
static void __tpdm_disable(struct tpdm_drvdata *drvdata)
|
|
|
|
{
|
|
|
|
CS_UNLOCK(drvdata->base);
|
|
|
|
|
2024-02-04 05:30:33 +00:00
|
|
|
tpdm_disable_dsb(drvdata);
|
2024-02-04 05:30:35 +00:00
|
|
|
tpdm_disable_cmb(drvdata);
|
2023-01-17 14:57:03 +00:00
|
|
|
|
|
|
|
CS_LOCK(drvdata->base);
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:01 +00:00
|
|
|
static void tpdm_disable(struct coresight_device *csdev,
|
|
|
|
struct perf_event *event)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
if (!drvdata->enable) {
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2023-01-17 14:57:03 +00:00
|
|
|
__tpdm_disable(drvdata);
|
2024-08-12 04:30:43 +00:00
|
|
|
coresight_set_mode(csdev, CS_MODE_DISABLED);
|
2023-01-17 14:57:01 +00:00
|
|
|
drvdata->enable = false;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
dev_dbg(drvdata->dev, "TPDM tracing disabled\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct coresight_ops_source tpdm_source_ops = {
|
|
|
|
.enable = tpdm_enable,
|
|
|
|
.disable = tpdm_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct coresight_ops tpdm_cs_ops = {
|
|
|
|
.source_ops = &tpdm_source_ops,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:38 +00:00
|
|
|
static int tpdm_datasets_setup(struct tpdm_drvdata *drvdata)
|
2023-01-17 14:57:03 +00:00
|
|
|
{
|
|
|
|
u32 pidr;
|
|
|
|
|
|
|
|
/* Get the datasets present on the TPDM. */
|
|
|
|
pidr = readl_relaxed(drvdata->base + CORESIGHT_PERIPHIDR0);
|
|
|
|
drvdata->datasets |= pidr & GENMASK(TPDM_DATASETS - 1, 0);
|
2023-09-28 06:29:38 +00:00
|
|
|
|
|
|
|
if (tpdm_has_dsb_dataset(drvdata) && (!drvdata->dsb)) {
|
|
|
|
drvdata->dsb = devm_kzalloc(drvdata->dev,
|
|
|
|
sizeof(*drvdata->dsb), GFP_KERNEL);
|
|
|
|
if (!drvdata->dsb)
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2024-02-04 05:30:37 +00:00
|
|
|
if (tpdm_has_cmb_dataset(drvdata) && (!drvdata->cmb)) {
|
|
|
|
drvdata->cmb = devm_kzalloc(drvdata->dev,
|
|
|
|
sizeof(*drvdata->cmb), GFP_KERNEL);
|
|
|
|
if (!drvdata->cmb)
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2023-09-28 06:29:38 +00:00
|
|
|
tpdm_reset_datasets(drvdata);
|
|
|
|
|
|
|
|
return 0;
|
2023-01-17 14:57:03 +00:00
|
|
|
}
|
|
|
|
|
2023-09-28 06:29:39 +00:00
|
|
|
static ssize_t reset_dataset_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
unsigned long val;
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
ret = kstrtoul(buf, 0, &val);
|
|
|
|
if (ret || val != 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
tpdm_reset_datasets(drvdata);
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_WO(reset_dataset);
|
|
|
|
|
2023-01-17 14:57:04 +00:00
|
|
|
/*
|
|
|
|
* value 1: 64 bits test data
|
|
|
|
* value 2: 32 bits test data
|
|
|
|
*/
|
|
|
|
static ssize_t integration_test_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
int i, ret = 0;
|
|
|
|
unsigned long val;
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
ret = kstrtoul(buf, 10, &val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (val != 1 && val != 2)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (!drvdata->enable)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (val == 1)
|
|
|
|
val = ATBCNTRL_VAL_64;
|
|
|
|
else
|
|
|
|
val = ATBCNTRL_VAL_32;
|
|
|
|
CS_UNLOCK(drvdata->base);
|
|
|
|
writel_relaxed(0x1, drvdata->base + TPDM_ITCNTRL);
|
|
|
|
|
|
|
|
for (i = 0; i < INTEGRATION_TEST_CYCLE; i++)
|
|
|
|
writel_relaxed(val, drvdata->base + TPDM_ITATBCNTRL);
|
|
|
|
|
|
|
|
writel_relaxed(0, drvdata->base + TPDM_ITCNTRL);
|
|
|
|
CS_LOCK(drvdata->base);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_WO(integration_test);
|
|
|
|
|
|
|
|
static struct attribute *tpdm_attrs[] = {
|
2023-09-28 06:29:39 +00:00
|
|
|
&dev_attr_reset_dataset.attr,
|
2023-01-17 14:57:04 +00:00
|
|
|
&dev_attr_integration_test.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct attribute_group tpdm_attr_grp = {
|
|
|
|
.attrs = tpdm_attrs,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:41 +00:00
|
|
|
static ssize_t dsb_mode_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%x\n", drvdata->dsb->mode);
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t dsb_mode_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val < 0) ||
|
|
|
|
(val & ~TPDM_DSB_MODE_MASK))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
drvdata->dsb->mode = val & TPDM_DSB_MODE_MASK;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(dsb_mode);
|
|
|
|
|
2023-09-28 06:29:42 +00:00
|
|
|
static ssize_t ctrl_idx_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->dsb->edge_ctrl_idx);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The EDCR registers can include up to 16 32-bit registers, and each
|
|
|
|
* one can be configured to control up to 16 edge detections(2 bits
|
|
|
|
* control one edge detection). So a total 256 edge detections can be
|
|
|
|
* configured. This function provides a way to set the index number of
|
|
|
|
* the edge detection which needs to be configured.
|
|
|
|
*/
|
|
|
|
static ssize_t ctrl_idx_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val >= TPDM_DSB_MAX_LINES))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
drvdata->dsb->edge_ctrl_idx = val;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(ctrl_idx);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function is used to control the edge detection according
|
|
|
|
* to the index number that has been set.
|
|
|
|
* "edge_ctrl" should be one of the following values.
|
|
|
|
* 0 - Rising edge detection
|
|
|
|
* 1 - Falling edge detection
|
|
|
|
* 2 - Rising and falling edge detection (toggle detection)
|
|
|
|
*/
|
|
|
|
static ssize_t ctrl_val_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val, edge_ctrl;
|
|
|
|
int reg;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &edge_ctrl)) || (edge_ctrl > 0x2))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
/*
|
|
|
|
* There are 2 bit per DSB Edge Control line.
|
|
|
|
* Thus we have 16 lines in a 32bit word.
|
|
|
|
*/
|
|
|
|
reg = EDCR_TO_WORD_IDX(drvdata->dsb->edge_ctrl_idx);
|
|
|
|
val = drvdata->dsb->edge_ctrl[reg];
|
|
|
|
val &= ~EDCR_TO_WORD_MASK(drvdata->dsb->edge_ctrl_idx);
|
|
|
|
val |= EDCR_TO_WORD_VAL(edge_ctrl, drvdata->dsb->edge_ctrl_idx);
|
|
|
|
drvdata->dsb->edge_ctrl[reg] = val;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_WO(ctrl_val);
|
|
|
|
|
|
|
|
static ssize_t ctrl_mask_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
u32 set;
|
|
|
|
int reg;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
/*
|
|
|
|
* There is 1 bit per DSB Edge Control Mark line.
|
|
|
|
* Thus we have 32 lines in a 32bit word.
|
|
|
|
*/
|
|
|
|
reg = EDCMR_TO_WORD_IDX(drvdata->dsb->edge_ctrl_idx);
|
|
|
|
set = drvdata->dsb->edge_ctrl_mask[reg];
|
|
|
|
if (val)
|
|
|
|
set |= BIT(EDCMR_TO_WORD_SHIFT(drvdata->dsb->edge_ctrl_idx));
|
|
|
|
else
|
|
|
|
set &= ~BIT(EDCMR_TO_WORD_SHIFT(drvdata->dsb->edge_ctrl_idx));
|
|
|
|
drvdata->dsb->edge_ctrl_mask[reg] = set;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_WO(ctrl_mask);
|
|
|
|
|
2023-09-28 06:29:44 +00:00
|
|
|
static ssize_t enable_ts_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
2024-02-04 05:30:39 +00:00
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(attr, struct tpdm_dataset_attribute, attr);
|
|
|
|
ssize_t size = -EINVAL;
|
2023-09-28 06:29:44 +00:00
|
|
|
|
2024-02-04 05:30:39 +00:00
|
|
|
if (tpdm_attr->mem == DSB_PATT)
|
|
|
|
size = sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->dsb->patt_ts);
|
|
|
|
else if (tpdm_attr->mem == CMB_PATT)
|
|
|
|
size = sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->cmb->patt_ts);
|
|
|
|
|
|
|
|
return size;
|
2023-09-28 06:29:44 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* value 1: Enable/Disable DSB pattern timestamp
|
|
|
|
*/
|
|
|
|
static ssize_t enable_ts_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
2024-02-04 05:30:39 +00:00
|
|
|
struct tpdm_dataset_attribute *tpdm_attr =
|
|
|
|
container_of(attr, struct tpdm_dataset_attribute, attr);
|
2023-09-28 06:29:44 +00:00
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2024-02-04 05:30:39 +00:00
|
|
|
guard(spinlock)(&drvdata->spinlock);
|
|
|
|
if (tpdm_attr->mem == DSB_PATT)
|
|
|
|
drvdata->dsb->patt_ts = !!val;
|
|
|
|
else if (tpdm_attr->mem == CMB_PATT)
|
|
|
|
drvdata->cmb->patt_ts = !!val;
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
|
2023-09-28 06:29:44 +00:00
|
|
|
return size;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t set_type_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->dsb->patt_type);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* value 1: Set DSB pattern type
|
|
|
|
*/
|
|
|
|
static ssize_t set_type_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
drvdata->dsb->patt_type = val;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(set_type);
|
|
|
|
|
2023-09-28 06:29:40 +00:00
|
|
|
static ssize_t dsb_trig_type_show(struct device *dev,
|
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->dsb->trig_type);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Trigger type (boolean):
|
|
|
|
* false - Disable trigger type.
|
|
|
|
* true - Enable trigger type.
|
|
|
|
*/
|
|
|
|
static ssize_t dsb_trig_type_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
if (val)
|
|
|
|
drvdata->dsb->trig_type = true;
|
|
|
|
else
|
|
|
|
drvdata->dsb->trig_type = false;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(dsb_trig_type);
|
|
|
|
|
|
|
|
static ssize_t dsb_trig_ts_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->dsb->trig_ts);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Trigger timestamp (boolean):
|
|
|
|
* false - Disable trigger timestamp.
|
|
|
|
* true - Enable trigger timestamp.
|
|
|
|
*/
|
|
|
|
static ssize_t dsb_trig_ts_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
if (val)
|
|
|
|
drvdata->dsb->trig_ts = true;
|
|
|
|
else
|
|
|
|
drvdata->dsb->trig_ts = false;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(dsb_trig_ts);
|
|
|
|
|
2024-02-04 05:30:37 +00:00
|
|
|
static ssize_t cmb_mode_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%x\n", drvdata->cmb->trace_mode);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t cmb_mode_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long trace_mode;
|
|
|
|
|
|
|
|
if (kstrtoul(buf, 0, &trace_mode) || (trace_mode & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock(&drvdata->spinlock);
|
|
|
|
drvdata->cmb->trace_mode = trace_mode;
|
|
|
|
spin_unlock(&drvdata->spinlock);
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(cmb_mode);
|
|
|
|
|
2024-02-04 05:30:39 +00:00
|
|
|
static ssize_t cmb_ts_all_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->cmb->ts_all);
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t cmb_ts_all_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
guard(spinlock)(&drvdata->spinlock);
|
|
|
|
if (val)
|
|
|
|
drvdata->cmb->ts_all = true;
|
|
|
|
else
|
|
|
|
drvdata->cmb->ts_all = false;
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(cmb_ts_all);
|
|
|
|
|
|
|
|
static ssize_t cmb_trig_ts_show(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
char *buf)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
|
|
|
|
return sysfs_emit(buf, "%u\n",
|
|
|
|
(unsigned int)drvdata->cmb->trig_ts);
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t cmb_trig_ts_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf,
|
|
|
|
size_t size)
|
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(dev->parent);
|
|
|
|
unsigned long val;
|
|
|
|
|
|
|
|
if ((kstrtoul(buf, 0, &val)) || (val & ~1UL))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
guard(spinlock)(&drvdata->spinlock);
|
|
|
|
if (val)
|
|
|
|
drvdata->cmb->trig_ts = true;
|
|
|
|
else
|
|
|
|
drvdata->cmb->trig_ts = false;
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
static DEVICE_ATTR_RW(cmb_trig_ts);
|
|
|
|
|
2023-09-28 06:29:42 +00:00
|
|
|
static struct attribute *tpdm_dsb_edge_attrs[] = {
|
|
|
|
&dev_attr_ctrl_idx.attr,
|
|
|
|
&dev_attr_ctrl_val.attr,
|
|
|
|
&dev_attr_ctrl_mask.attr,
|
|
|
|
DSB_EDGE_CTRL_ATTR(0),
|
|
|
|
DSB_EDGE_CTRL_ATTR(1),
|
|
|
|
DSB_EDGE_CTRL_ATTR(2),
|
|
|
|
DSB_EDGE_CTRL_ATTR(3),
|
|
|
|
DSB_EDGE_CTRL_ATTR(4),
|
|
|
|
DSB_EDGE_CTRL_ATTR(5),
|
|
|
|
DSB_EDGE_CTRL_ATTR(6),
|
|
|
|
DSB_EDGE_CTRL_ATTR(7),
|
|
|
|
DSB_EDGE_CTRL_ATTR(8),
|
|
|
|
DSB_EDGE_CTRL_ATTR(9),
|
|
|
|
DSB_EDGE_CTRL_ATTR(10),
|
|
|
|
DSB_EDGE_CTRL_ATTR(11),
|
|
|
|
DSB_EDGE_CTRL_ATTR(12),
|
|
|
|
DSB_EDGE_CTRL_ATTR(13),
|
|
|
|
DSB_EDGE_CTRL_ATTR(14),
|
|
|
|
DSB_EDGE_CTRL_ATTR(15),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(0),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(1),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(2),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(3),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(4),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(5),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(6),
|
|
|
|
DSB_EDGE_CTRL_MASK_ATTR(7),
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:43 +00:00
|
|
|
static struct attribute *tpdm_dsb_trig_patt_attrs[] = {
|
|
|
|
DSB_TRIG_PATT_ATTR(0),
|
|
|
|
DSB_TRIG_PATT_ATTR(1),
|
|
|
|
DSB_TRIG_PATT_ATTR(2),
|
|
|
|
DSB_TRIG_PATT_ATTR(3),
|
|
|
|
DSB_TRIG_PATT_ATTR(4),
|
|
|
|
DSB_TRIG_PATT_ATTR(5),
|
|
|
|
DSB_TRIG_PATT_ATTR(6),
|
|
|
|
DSB_TRIG_PATT_ATTR(7),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(0),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(1),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(2),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(3),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(4),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(5),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(6),
|
|
|
|
DSB_TRIG_PATT_MASK_ATTR(7),
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:44 +00:00
|
|
|
static struct attribute *tpdm_dsb_patt_attrs[] = {
|
|
|
|
DSB_PATT_ATTR(0),
|
|
|
|
DSB_PATT_ATTR(1),
|
|
|
|
DSB_PATT_ATTR(2),
|
|
|
|
DSB_PATT_ATTR(3),
|
|
|
|
DSB_PATT_ATTR(4),
|
|
|
|
DSB_PATT_ATTR(5),
|
|
|
|
DSB_PATT_ATTR(6),
|
|
|
|
DSB_PATT_ATTR(7),
|
|
|
|
DSB_PATT_MASK_ATTR(0),
|
|
|
|
DSB_PATT_MASK_ATTR(1),
|
|
|
|
DSB_PATT_MASK_ATTR(2),
|
|
|
|
DSB_PATT_MASK_ATTR(3),
|
|
|
|
DSB_PATT_MASK_ATTR(4),
|
|
|
|
DSB_PATT_MASK_ATTR(5),
|
|
|
|
DSB_PATT_MASK_ATTR(6),
|
|
|
|
DSB_PATT_MASK_ATTR(7),
|
2024-02-04 05:30:39 +00:00
|
|
|
DSB_PATT_ENABLE_TS,
|
2023-09-28 06:29:44 +00:00
|
|
|
&dev_attr_set_type.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:46 +00:00
|
|
|
static struct attribute *tpdm_dsb_msr_attrs[] = {
|
|
|
|
DSB_MSR_ATTR(0),
|
|
|
|
DSB_MSR_ATTR(1),
|
|
|
|
DSB_MSR_ATTR(2),
|
|
|
|
DSB_MSR_ATTR(3),
|
|
|
|
DSB_MSR_ATTR(4),
|
|
|
|
DSB_MSR_ATTR(5),
|
|
|
|
DSB_MSR_ATTR(6),
|
|
|
|
DSB_MSR_ATTR(7),
|
|
|
|
DSB_MSR_ATTR(8),
|
|
|
|
DSB_MSR_ATTR(9),
|
|
|
|
DSB_MSR_ATTR(10),
|
|
|
|
DSB_MSR_ATTR(11),
|
|
|
|
DSB_MSR_ATTR(12),
|
|
|
|
DSB_MSR_ATTR(13),
|
|
|
|
DSB_MSR_ATTR(14),
|
|
|
|
DSB_MSR_ATTR(15),
|
|
|
|
DSB_MSR_ATTR(16),
|
|
|
|
DSB_MSR_ATTR(17),
|
|
|
|
DSB_MSR_ATTR(18),
|
|
|
|
DSB_MSR_ATTR(19),
|
|
|
|
DSB_MSR_ATTR(20),
|
|
|
|
DSB_MSR_ATTR(21),
|
|
|
|
DSB_MSR_ATTR(22),
|
|
|
|
DSB_MSR_ATTR(23),
|
|
|
|
DSB_MSR_ATTR(24),
|
|
|
|
DSB_MSR_ATTR(25),
|
|
|
|
DSB_MSR_ATTR(26),
|
|
|
|
DSB_MSR_ATTR(27),
|
|
|
|
DSB_MSR_ATTR(28),
|
|
|
|
DSB_MSR_ATTR(29),
|
|
|
|
DSB_MSR_ATTR(30),
|
|
|
|
DSB_MSR_ATTR(31),
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:38 +00:00
|
|
|
static struct attribute *tpdm_cmb_trig_patt_attrs[] = {
|
|
|
|
CMB_TRIG_PATT_ATTR(0),
|
|
|
|
CMB_TRIG_PATT_ATTR(1),
|
|
|
|
CMB_TRIG_PATT_MASK_ATTR(0),
|
|
|
|
CMB_TRIG_PATT_MASK_ATTR(1),
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct attribute *tpdm_cmb_patt_attrs[] = {
|
|
|
|
CMB_PATT_ATTR(0),
|
|
|
|
CMB_PATT_ATTR(1),
|
|
|
|
CMB_PATT_MASK_ATTR(0),
|
|
|
|
CMB_PATT_MASK_ATTR(1),
|
2024-02-04 05:30:39 +00:00
|
|
|
CMB_PATT_ENABLE_TS,
|
2024-02-04 05:30:38 +00:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:41 +00:00
|
|
|
static struct attribute *tpdm_cmb_msr_attrs[] = {
|
|
|
|
CMB_MSR_ATTR(0),
|
|
|
|
CMB_MSR_ATTR(1),
|
|
|
|
CMB_MSR_ATTR(2),
|
|
|
|
CMB_MSR_ATTR(3),
|
|
|
|
CMB_MSR_ATTR(4),
|
|
|
|
CMB_MSR_ATTR(5),
|
|
|
|
CMB_MSR_ATTR(6),
|
|
|
|
CMB_MSR_ATTR(7),
|
|
|
|
CMB_MSR_ATTR(8),
|
|
|
|
CMB_MSR_ATTR(9),
|
|
|
|
CMB_MSR_ATTR(10),
|
|
|
|
CMB_MSR_ATTR(11),
|
|
|
|
CMB_MSR_ATTR(12),
|
|
|
|
CMB_MSR_ATTR(13),
|
|
|
|
CMB_MSR_ATTR(14),
|
|
|
|
CMB_MSR_ATTR(15),
|
|
|
|
CMB_MSR_ATTR(16),
|
|
|
|
CMB_MSR_ATTR(17),
|
|
|
|
CMB_MSR_ATTR(18),
|
|
|
|
CMB_MSR_ATTR(19),
|
|
|
|
CMB_MSR_ATTR(20),
|
|
|
|
CMB_MSR_ATTR(21),
|
|
|
|
CMB_MSR_ATTR(22),
|
|
|
|
CMB_MSR_ATTR(23),
|
|
|
|
CMB_MSR_ATTR(24),
|
|
|
|
CMB_MSR_ATTR(25),
|
|
|
|
CMB_MSR_ATTR(26),
|
|
|
|
CMB_MSR_ATTR(27),
|
|
|
|
CMB_MSR_ATTR(28),
|
|
|
|
CMB_MSR_ATTR(29),
|
|
|
|
CMB_MSR_ATTR(30),
|
|
|
|
CMB_MSR_ATTR(31),
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:40 +00:00
|
|
|
static struct attribute *tpdm_dsb_attrs[] = {
|
2023-09-28 06:29:41 +00:00
|
|
|
&dev_attr_dsb_mode.attr,
|
2023-09-28 06:29:40 +00:00
|
|
|
&dev_attr_dsb_trig_ts.attr,
|
|
|
|
&dev_attr_dsb_trig_type.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:37 +00:00
|
|
|
static struct attribute *tpdm_cmb_attrs[] = {
|
|
|
|
&dev_attr_cmb_mode.attr,
|
2024-02-04 05:30:39 +00:00
|
|
|
&dev_attr_cmb_ts_all.attr,
|
|
|
|
&dev_attr_cmb_trig_ts.attr,
|
2024-02-04 05:30:37 +00:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:40 +00:00
|
|
|
static struct attribute_group tpdm_dsb_attr_grp = {
|
|
|
|
.attrs = tpdm_dsb_attrs,
|
|
|
|
.is_visible = tpdm_dsb_is_visible,
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:42 +00:00
|
|
|
static struct attribute_group tpdm_dsb_edge_grp = {
|
|
|
|
.attrs = tpdm_dsb_edge_attrs,
|
|
|
|
.is_visible = tpdm_dsb_is_visible,
|
|
|
|
.name = "dsb_edge",
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:43 +00:00
|
|
|
static struct attribute_group tpdm_dsb_trig_patt_grp = {
|
|
|
|
.attrs = tpdm_dsb_trig_patt_attrs,
|
|
|
|
.is_visible = tpdm_dsb_is_visible,
|
|
|
|
.name = "dsb_trig_patt",
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:44 +00:00
|
|
|
static struct attribute_group tpdm_dsb_patt_grp = {
|
|
|
|
.attrs = tpdm_dsb_patt_attrs,
|
|
|
|
.is_visible = tpdm_dsb_is_visible,
|
|
|
|
.name = "dsb_patt",
|
|
|
|
};
|
|
|
|
|
2023-09-28 06:29:46 +00:00
|
|
|
static struct attribute_group tpdm_dsb_msr_grp = {
|
|
|
|
.attrs = tpdm_dsb_msr_attrs,
|
|
|
|
.is_visible = tpdm_dsb_msr_is_visible,
|
|
|
|
.name = "dsb_msr",
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:37 +00:00
|
|
|
static struct attribute_group tpdm_cmb_attr_grp = {
|
|
|
|
.attrs = tpdm_cmb_attrs,
|
|
|
|
.is_visible = tpdm_cmb_is_visible,
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:38 +00:00
|
|
|
static struct attribute_group tpdm_cmb_trig_patt_grp = {
|
|
|
|
.attrs = tpdm_cmb_trig_patt_attrs,
|
|
|
|
.is_visible = tpdm_cmb_is_visible,
|
|
|
|
.name = "cmb_trig_patt",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct attribute_group tpdm_cmb_patt_grp = {
|
|
|
|
.attrs = tpdm_cmb_patt_attrs,
|
|
|
|
.is_visible = tpdm_cmb_is_visible,
|
|
|
|
.name = "cmb_patt",
|
|
|
|
};
|
|
|
|
|
2024-02-04 05:30:41 +00:00
|
|
|
static struct attribute_group tpdm_cmb_msr_grp = {
|
|
|
|
.attrs = tpdm_cmb_msr_attrs,
|
|
|
|
.is_visible = tpdm_cmb_msr_is_visible,
|
|
|
|
.name = "cmb_msr",
|
|
|
|
};
|
|
|
|
|
2023-01-17 14:57:04 +00:00
|
|
|
static const struct attribute_group *tpdm_attr_grps[] = {
|
|
|
|
&tpdm_attr_grp,
|
2023-09-28 06:29:40 +00:00
|
|
|
&tpdm_dsb_attr_grp,
|
2023-09-28 06:29:42 +00:00
|
|
|
&tpdm_dsb_edge_grp,
|
2023-09-28 06:29:43 +00:00
|
|
|
&tpdm_dsb_trig_patt_grp,
|
2023-09-28 06:29:44 +00:00
|
|
|
&tpdm_dsb_patt_grp,
|
2023-09-28 06:29:46 +00:00
|
|
|
&tpdm_dsb_msr_grp,
|
2024-02-04 05:30:37 +00:00
|
|
|
&tpdm_cmb_attr_grp,
|
2024-02-04 05:30:38 +00:00
|
|
|
&tpdm_cmb_trig_patt_grp,
|
|
|
|
&tpdm_cmb_patt_grp,
|
2024-02-04 05:30:41 +00:00
|
|
|
&tpdm_cmb_msr_grp,
|
2023-01-17 14:57:04 +00:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2023-01-17 14:57:01 +00:00
|
|
|
static int tpdm_probe(struct amba_device *adev, const struct amba_id *id)
|
|
|
|
{
|
|
|
|
void __iomem *base;
|
|
|
|
struct device *dev = &adev->dev;
|
|
|
|
struct coresight_platform_data *pdata;
|
|
|
|
struct tpdm_drvdata *drvdata;
|
|
|
|
struct coresight_desc desc = { 0 };
|
2023-09-28 06:29:38 +00:00
|
|
|
int ret;
|
2023-01-17 14:57:01 +00:00
|
|
|
|
|
|
|
pdata = coresight_get_platform_data(dev);
|
|
|
|
if (IS_ERR(pdata))
|
|
|
|
return PTR_ERR(pdata);
|
|
|
|
adev->dev.platform_data = pdata;
|
|
|
|
|
|
|
|
/* driver data*/
|
|
|
|
drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
|
|
|
|
if (!drvdata)
|
|
|
|
return -ENOMEM;
|
|
|
|
drvdata->dev = &adev->dev;
|
|
|
|
dev_set_drvdata(dev, drvdata);
|
|
|
|
|
|
|
|
base = devm_ioremap_resource(dev, &adev->res);
|
|
|
|
if (IS_ERR(base))
|
|
|
|
return PTR_ERR(base);
|
|
|
|
|
|
|
|
drvdata->base = base;
|
|
|
|
|
2023-09-28 06:29:38 +00:00
|
|
|
ret = tpdm_datasets_setup(drvdata);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2023-09-28 06:29:46 +00:00
|
|
|
if (drvdata && tpdm_has_dsb_dataset(drvdata))
|
|
|
|
of_property_read_u32(drvdata->dev->of_node,
|
2023-10-24 06:19:13 +00:00
|
|
|
"qcom,dsb-msrs-num", &drvdata->dsb_msr_num);
|
2023-09-28 06:29:46 +00:00
|
|
|
|
2024-02-04 05:30:41 +00:00
|
|
|
if (drvdata && tpdm_has_cmb_dataset(drvdata))
|
|
|
|
of_property_read_u32(drvdata->dev->of_node,
|
|
|
|
"qcom,cmb-msrs-num", &drvdata->cmb_msr_num);
|
|
|
|
|
2023-01-17 14:57:01 +00:00
|
|
|
/* Set up coresight component description */
|
|
|
|
desc.name = coresight_alloc_device_name(&tpdm_devs, dev);
|
|
|
|
if (!desc.name)
|
|
|
|
return -ENOMEM;
|
|
|
|
desc.type = CORESIGHT_DEV_TYPE_SOURCE;
|
2023-09-28 06:29:36 +00:00
|
|
|
desc.subtype.source_subtype = CORESIGHT_DEV_SUBTYPE_SOURCE_TPDM;
|
2023-01-17 14:57:01 +00:00
|
|
|
desc.ops = &tpdm_cs_ops;
|
|
|
|
desc.pdata = adev->dev.platform_data;
|
|
|
|
desc.dev = &adev->dev;
|
|
|
|
desc.access = CSDEV_ACCESS_IOMEM(base);
|
2023-01-17 14:57:04 +00:00
|
|
|
desc.groups = tpdm_attr_grps;
|
2023-01-17 14:57:01 +00:00
|
|
|
drvdata->csdev = coresight_register(&desc);
|
|
|
|
if (IS_ERR(drvdata->csdev))
|
|
|
|
return PTR_ERR(drvdata->csdev);
|
|
|
|
|
|
|
|
spin_lock_init(&drvdata->spinlock);
|
2023-09-28 06:29:38 +00:00
|
|
|
|
2023-01-17 14:57:01 +00:00
|
|
|
/* Decrease pm refcount when probe is done.*/
|
|
|
|
pm_runtime_put(&adev->dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-01-26 16:35:14 +00:00
|
|
|
static void tpdm_remove(struct amba_device *adev)
|
2023-01-17 14:57:01 +00:00
|
|
|
{
|
|
|
|
struct tpdm_drvdata *drvdata = dev_get_drvdata(&adev->dev);
|
|
|
|
|
|
|
|
coresight_unregister(drvdata->csdev);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Different TPDM has different periph id.
|
|
|
|
* The difference is 0-7 bits' value. So ignore 0-7 bits.
|
|
|
|
*/
|
|
|
|
static struct amba_id tpdm_ids[] = {
|
|
|
|
{
|
|
|
|
.id = 0x000f0e00,
|
|
|
|
.mask = 0x000fff00,
|
|
|
|
},
|
2023-11-23 12:04:56 +00:00
|
|
|
{ 0, 0, NULL },
|
2023-01-17 14:57:01 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_driver tpdm_driver = {
|
|
|
|
.drv = {
|
|
|
|
.name = "coresight-tpdm",
|
|
|
|
.suppress_bind_attrs = true,
|
|
|
|
},
|
|
|
|
.probe = tpdm_probe,
|
|
|
|
.id_table = tpdm_ids,
|
|
|
|
.remove = tpdm_remove,
|
|
|
|
};
|
|
|
|
|
|
|
|
module_amba_driver(tpdm_driver);
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DESCRIPTION("Trace, Profiling & Diagnostic Monitor driver");
|